Practical design verification

Practical design verification edited by Dhiraj K. Pradhan and Ian G. Harris - New York : Cambridge University Press, ©2009 - xi, 276 p. : ill. ; 26 cm.

Includes bibliographical references and index.

1. Model checking and equivalence checking 2. Transaction-level system modeling 3. Response checkers, monitors, and assertions 4. System debugging strategies 5. Test generation and coverage metrics 6. SystemVerilog and Vera in a verification flow 7. Decision diagrams for verification 8. Boolean satisfiability and EDA applications

Improve design efficiency and reduce costs with this practical guide to formal and simulation-based functional verification. Giving you a theoretical and practical understanding of the key issues involved, expert authors including Wayne Wolf and Dan Gajski explain both formal techniques (model checking, equivalence checking) and simulation-based techniques (coverage metrics, test generation). You get insights into practical issues including hardware verification languages (HVLs) and system-level debugging. The foundations of formal and simulation-based techniques are covered too, as are more recent research advances including transaction-level modeling and assertion-based verification, plus the theoretical underpinnings of verification, including the use of decision diagrams and Boolean satisfiability (SAT).

9780521859721


Integrated circuits
Technology & Engineering -- Electronics -- Circuits -- Integrated.

621.381 / PRA-P
© 2024 IIIT-Delhi, library@iiitd.ac.in